Repository logo
 

AN INVESTIGATION OF INTEGRATED CIRCUIT HARDWARE DESIGN RULE CHECKING USING THE TMS34010

Date

1990-08

Journal Title

Journal ISSN

Volume Title

Publisher

ORCID

Type

Degree Level

Masters

Abstract

Design rules in an integrated circuit layout are a set of constraints on the feature size and dimensional relationships between different layers of materials used to fabricate the circuit. Most design rule checking is done by running batch jobs on large computer systems. By using special hardware, the speed of the integrated circuit design rule checking can be increased significantly. A hardware design rule checker (DRC) is investigated and developed in this research. The hardware DRC prototype implements an existing design rule checking algorithm (GAP-Geometry Analysis Program) using the TMS34010 gaphics system processor. GAP is a program for checking design rules with just two geometric primitives, and is able to identify the edges which cause a rule violation. The TMS34010 is an advanced 32-bit microprocessor which is optimized for graphics systems. It provides powerful graphics functions, Boolean pixel block transfers and bit-mapped graphics which are suitable for this application. The research is a combination of custom written software that conducts six categories of design rules and additional hardware for optimization of performance. Design rule checking using the Northern Telecom CMOS3 technology has been implemented. Standard cells from the QUISC library were used to verify the hardware DRC.

Description

Keywords

Citation

Degree

Master of Science (M.Sc.)

Department

Electrical and Computer Engineering

Program

Electrical Engineering

Committee

Citation

Part Of

item.page.relation.ispartofseries

DOI

item.page.identifier.pmid

item.page.identifier.pmcid