標題: A compact RF CMOS modeling for accurate high-frequency noise simulation in sub-100-nm MOSFETs
作者: Guo, Jyh-Chyurn
Lin, Yi-Min
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: lossy substrate de-embedding;radio frequency (RF) complementary metal-oxide-semiconductor (CMOS) model;short-channel effect (SCE);thermal noise model
公開日期: 1-九月-2008
摘要: A compact RF CMOS model incorporating an improved thermal noise model is developed. Short-channel effects (SCEs), substrate potential fluctuation effect, and parasitic-resistance-induced excess noises were implemented in analytical formulas to accurately simulate RF noises in sub-100-nm MOSFETs. The intrinsic noise extracted through a previously developed lossy substrate de-embedding method and calculated by the improved noise model can consistently predict gate length scaling effects. For 65- and 80-nm n-channel MOS with f(T) above 160 and 100 GHz, NF(min) at 10 GHz can be suppressed to 0.5 and 0.7 dB, respectively. Drain current noise S(id) reveals an apparently larger value for 65-nm devices than that for 80-nm devices due to SCE. On the other hand, the shorter channel helps reduce the gate current noise S(ig) attributed to smaller gate capacitances. Gate resistance R(g)-induced excess noise dominates in S(ig) near one order higher than the intrinsic gate noise that is free from R(g) for 65-nm devices. The compact RF CMOS modeling can facilitate high-frequency noise simulation accuracy in nanoscale RF CMOS circuits for low-noise design.
URI: http://dx.doi.org/10.1109/TCAD.2008.927736
http://hdl.handle.net/11536/8406
ISSN: 0278-0070
DOI: 10.1109/TCAD.2008.927736
期刊: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Volume: 27
Issue: 9
起始頁: 1684
結束頁: 1688
顯示於類別:期刊論文


文件中的檔案:

  1. 000258819800015.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。