We present a novel parameterized model order reduction technique applicable to the Partial Element Equivalent Circuit analysis that provides parametric reduced order models, stable and passive by construction, over a user defined design space. We treat the construction of parametric reduced order models on scattered design space grids. This new parameterized model order reduction technique is based on the hybridization of traditional passivity-preserving model order reduction methods and interpolation schemes based on a class of positive interpolation operators, in order to guarantee overall stability and passivity of the parametric reduced order model. Pertinent numerical examples validate the proposed approach.

Parameterized model order reduction with guaranteed passivity for PEEC Circuit analysis

ANTONINI, GIULIO
2010-01-01

Abstract

We present a novel parameterized model order reduction technique applicable to the Partial Element Equivalent Circuit analysis that provides parametric reduced order models, stable and passive by construction, over a user defined design space. We treat the construction of parametric reduced order models on scattered design space grids. This new parameterized model order reduction technique is based on the hybridization of traditional passivity-preserving model order reduction methods and interpolation schemes based on a class of positive interpolation operators, in order to guarantee overall stability and passivity of the parametric reduced order model. Pertinent numerical examples validate the proposed approach.
File in questo prodotto:
Non ci sono file associati a questo prodotto.
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11697/40103
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
social impact