FPGA Prototyping of A High Data Rate LTE Uplink Baseband Receiver

Description
Abstract

The Third Generation Partnership Project (3GPP) Long Term Evolution (LTE) standard is becoming the appropriate choice to pave the way for the next generation wireless and cellular standards. While the popular OFDM technique has been adopted and implemented in previous standards and also in the LTE downlink, it suffers from high peak-to-average-power ratio (PAPR). High PAPR requires more sophisticated power amplifiers (PAs) in the handsets and would result in lower efficiency PAs. In order to combat such effects, the LTE uplink choice of transmission is the novel Single Carrier Frequency Division Multiple Access (SC-FDMA) scheme which has lower PAPR due to its inherent signal structure. While reducing the PAPR, the SC-FDMA requires a more complicated detector structure in the base station for multi-antenna and multi-user scenarios. Since the multi-antenna and multi-user scenarios are critical parts of the LTE standard to deliver high performance and data rate, it is important to design novel architectures to ensure high reliability and data rate in the receiver. In this paper, we propose a flexible architecture of a high data rate LTE uplink receiver with multiple receive antennas and implemented a single FPGA prototype of this architecture. The architecture is verified on the WARPLab (a software defined radio platform based on Rice Wireless Open-access Research Platform) and tested in the real over-the-air indoor channel.

Description
Advisor
Degree
Type
Conference paper
Keywords
3GPP LTE, OFDM, WARP, Efficiency
Citation

G. Wang, B. Yin, K. Amiri, Y. Sun, M. Wu and J. R. Cavallaro, "FPGA Prototyping of A High Data Rate LTE Uplink Baseband Receiver," 2009.

Has part(s)
Forms part of
Rights
Link to license
Citable link to this page