ダウンロード数: 253

このアイテムのファイル:
ファイル 記述 サイズフォーマット 
transele.E98.C.741.pdf1.41 MBAdobe PDF見る/開く
タイトル: An Error Correction Scheme through Time Redundancy for Enhancing Persistent Soft-Error Tolerance of CGRAs
著者: IMAGAWA, Takashi
HIROMOTO, Masayuki  KAKEN_id
OCHI, Hiroyuki
SATO, Takashi  kyouindb  KAKEN_id  orcid https://orcid.org/0000-0002-1577-8259 (unconfirmed)
著者名の別形: 佐藤, 高史
キーワード: coarse-grained reconfigurable architecture
reliability
triple modular redundancy
immediate termination
error-critical period
発行日: Jul-2015
出版者: Institute of Electronics, Information and Communication Engineers(IEICE)
誌名: IEICE Transactions on Electronics
巻: E98.C
号: 7
開始ページ: 741
終了ページ: 750
抄録: Time redundancy is sometimes an only option for enhancing circuit reliability when the circuit area is severely restricted. In this paper, a time-redundant error-correction scheme, which is particularly suitable for coarse-grained reconfigurable arrays (CGRAs), is proposed. It judges the correctness of the executions by comparing the results of two identical runs. Once a mismatch is found, the second run is terminated immediately to start the third run, under the assumption that the errors tend to persist in many applications, for selecting the correct result in the three runs. The circuit area and reliability of the proposed method is compared with a straightforward implementation of time-redundancy and a selective triple modular redundancy (TMR). A case study on a CGRA revealed that the area of the proposed method is 1% larger than that of the implementation for the selective TMR. The study also shows the proposed scheme is up to 2.6x more reliable than the full-TMR when the persistent error is predominant.
著作権等: © 2015 The Institute of Electronics, Information and Communication Engineers
URI: http://hdl.handle.net/2433/198743
DOI(出版社版): 10.1587/transele.E98.C.741
出現コレクション:学術雑誌掲載論文等

アイテムの詳細レコードを表示する

Export to RefWorks


出力フォーマット 


このリポジトリに保管されているアイテムはすべて著作権により保護されています。