標題: True 50% duty-cycle SSH and SHHSiGeBiCMOS divide-by-3 prescalers
作者: Tseng, SC
Meng, C
Chen, WY
電信工程研究所
Institute of Communications Engineering
關鍵字: prescaler divide-by-3;50% duty cycle;SiGeBiCMOS
公開日期: 1-六月-2006
摘要: Four 50% duty-cycle divide-by-3 prescalers-positively/negatively triggered sample-sample-hold (SSH) and sample-hold-hold (SHH) prescalers-are designed based on the current switchable D flip-flops and discussed in this paper. The positively triggered SSH and SHH prescalers are fabricated using the 0.35-mu m SiGe BiCMOS technology and measured by the real-time oscilloscope and the spectrum analyzer. The SHH prescaler is our proposed structure and demonstrated in this paper. According to the measurement results, under the condition of the same input power, its maximum operation frequency is twice as high as that of the SSH prescaler thanks to better signal synchronization. At 2.7 V supply, the SSH prescaler operates from 500 MHz to 2 GHz as the SHH prescaler performs from 1 GHz to 3.4 GHz. The input sensitivity level of both structures is about -5 dBm, while the maximum output power is also about -5 dBm. The core current consumption is 4.538 mA and 4.258 mA for the SSH and SHH prescalers, respectively.
URI: http://dx.doi.org/10.1093/ietele/e89-c.6.725
http://hdl.handle.net/11536/12165
ISSN: 0916-8524
DOI: 10.1093/ietele/e89-c.6.725
期刊: IEICE TRANSACTIONS ON ELECTRONICS
Volume: E89C
Issue: 6
起始頁: 725
結束頁: 731
顯示於類別:期刊論文